

# 8-BIT SHIFT/STORAGE REGISTER WITH 3-STATE OUTPUTS

The SN54/74LS323 is an 8-Bit Universal Shift/Storage Register with 3-state outputs. Its function is similar to the SN54/74LS299 with the exception of Synchronous Reset. Parallel load inputs and flip-flop outputs are multiplexed to minimize pin count. Separate inputs and outputs are provided for flip-flops  $Q_0$  and  $Q_7$  to allow easy cascading.

Four operation modes are possible: hold (store), shift left, shift right, and parallel load. All modes are activated on the LOW-to-HIGH transition of the Clock.

- Common I/O for Reduced Pin Count
- Four Operation Modes: Shift Left, Shift Right, Parallel Load and Store
- Separate Continuous Inputs and Outputs from Q<sub>0</sub> and Q<sub>7</sub> Allow Easy Cascading
- Fully Synchronous Reset
- 3-State Outputs for Bus Oriented Applications
- Input Clamp Diodes Limit High-Speed Termination Effects
- ESD > 3500 Volts

#### **CONNECTION DIAGRAM DIP (TOP VIEW)**



# SN54/74LS323

# 8-BIT SHIFT/STORAGE REGISTER WITH 3-STATE OUTPUTS

LOW POWER SCHOTTKY



IOW

HIGH

#### PIN NAMES LOADING (Note a)

| Clock Pulse (active positive going edge) Input | 0.5 U.L.                                                                                                                                                                                                          | 0.25 U.L.                                                                                                                                                                                                                                                                                                      |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial Data Input for Right Shift              | 0.5 U.L.                                                                                                                                                                                                          | 0.25 U.L.                                                                                                                                                                                                                                                                                                      |
| Serial Data Input for Left Shift               | 0.5 U.L.                                                                                                                                                                                                          | 0.25 U.L.                                                                                                                                                                                                                                                                                                      |
| Parallel Data Input or                         | 1.0 U.L.                                                                                                                                                                                                          | 0.5 U.L.                                                                                                                                                                                                                                                                                                       |
| Parallel Output (3-State) (Note c)             | 65 (25) U.L.                                                                                                                                                                                                      | 15 (7.5) U.L.                                                                                                                                                                                                                                                                                                  |
| 3-State Output Enable (active LOW) Inputs      | 0.5 U.L.                                                                                                                                                                                                          | 0.25 U.L.                                                                                                                                                                                                                                                                                                      |
| Serial Outputs (Note b)                        | 10 U.L.                                                                                                                                                                                                           | 5 (2.5) U.L.                                                                                                                                                                                                                                                                                                   |
| Mode Select Inputs                             | 1 U.L.                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                |
| Synchronous Reset (active LOW) Input           | 0.5 U.L.                                                                                                                                                                                                          | 0.25 U.L.                                                                                                                                                                                                                                                                                                      |
|                                                | Serial Data Input for Right Shift Serial Data Input for Left Shift Parallel Data Input or Parallel Output (3-State) (Note c) 3-State Output Enable (active LOW) Inputs Serial Outputs (Note b) Mode Select Inputs | Clock Pulse (active positive going edge) Input  Serial Data Input for Right Shift  0.5 U.L.  Serial Data Input for Left Shift  0.5 U.L.  Parallel Data Input or  1.0 U.L.  Parallel Output (3-State) (Note c)  3-State Output Enable (active LOW) Inputs  Serial Outputs (Note b)  10 U.L.  Mode Select Inputs |

#### NOTES

- a) 1 TTL LOAD =  $40 \mu A HIGH/1.6 mA LOW$ .
- b) The output LOW drive factor is 2.5 U.L for Military (54) and 5 U.L. for Commercial Temperature Ranges.
- c) The output LOW drive factor is 7.5 U.L for Military (54) and 15 U.L. for Commercial Temperature Ranges. The output HIGH drive factor is 25 U.L. for Military (54) and 65 U.L. for Commercial Temperature Ranges.



#### **FUNCTIONAL DESCRIPTION**

The logic diagram and truth table indicate the functional characteristics of the SN54/74LS323 Universal Shift/Storage Register. This device is similar in operation to the SN54/74LS299 except for synchronous reset. A partial list of the common features are described below:

They use eight D-type edge-triggered flip-flops that respond only to the LOW-to-HIGH transition of the Clock (CP). The only timing restriction, therefore, is that the mode control (S<sub>0</sub>, S<sub>1</sub>) and data inputs (DS<sub>0</sub>, DS<sub>7</sub>, I/O<sub>0</sub>–I/O<sub>7</sub>) may be stable at least a setup time prior to the positive transition of the Clock Pulse.

2. When  $S_0 = S_1 = 1$ ,  $I/O_0 - I/O_7$  are parallel inputs to flip-flops  $Q_0 - Q_7$  respectively, and the outputs of  $Q_0 - Q_7$  are in the high impedance state regardless of the state of  $OE_1$  or  $OE_2$ .

An important unique feature of the SN54/74LS323 is a fully Synchronous Reset that requires only to be stable at least one setup time prior to the positive transition of the Clock Pulse.

#### **TRUTH TABLE**

| INPUTS |                |                |                 |                 |        |                 | RESPONSE        |                                                                                                            |  |
|--------|----------------|----------------|-----------------|-----------------|--------|-----------------|-----------------|------------------------------------------------------------------------------------------------------------|--|
| SR     | s <sub>1</sub> | S <sub>0</sub> | OE <sub>1</sub> | OE <sub>2</sub> | СР     | DS <sub>0</sub> | DS <sub>7</sub> |                                                                                                            |  |
| L<br>L | X<br>X<br>H    | X<br>X<br>H    | H<br>X<br>X     | X<br>H<br>X     | Կ Կ Կ  | X<br>X<br>X     | X<br>X<br>X     | Synchronous Reset; Q <sub>0</sub> = Q <sub>7</sub> = LOW I/O voltage undetermined                          |  |
| L<br>L | L<br>X         | X<br>L         | L<br>L          | L               | ካ ካ    | X<br>X          | X<br>X          | Synchronous Reset; Q <sub>0</sub> = Q <sub>7</sub> = LOW I/O voltage LOW                                   |  |
| H<br>H | LL             | H              | X<br>L          | X<br>L          | Կ Կ    | D<br>D          | X<br>X          | Shift Right; D $Q_0$ ; $Q_0$ $Q_1$ ; etc.<br>Shift Right; D $Q_0 \& I/O_0$ ; $Q_0$ $Q_1 \& I/O_1$ ; etc.   |  |
| H<br>H | ıт             | L L            | X<br>L          | X<br>L          | Կ Կ    | X<br>X          | D<br>D          | Shift Left; D $Q_7$ ; $Q_7$ $Q_6$ ; etc.<br>Shift Left; D $Q_7$ & I/O $_7$ ; $Q_7$ $Q_6$ & I/O $_6$ ; etc. |  |
| Н      | Н              | Н              | Х               | Х               | Կ      | Х               | Х               | Parallel Load I/O <sub>n</sub> Q <sub>n</sub>                                                              |  |
| H      | L              | L              | H<br>X          | X<br>H          | X<br>X | X<br>X          | X<br>X          | Hold; I/O Voltage Undetermined                                                                             |  |
| Н      | L              | L              | L               | Ĺ               | Х      | Χ               | Х               | Hold; $I/O_n = Q_n$                                                                                        |  |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

#### **GUARANTEED OPERATING RANGES**

| Symbol         | Par                      | ameter                                                                   |          | Min         | Тур        | Max          | Unit |
|----------------|--------------------------|--------------------------------------------------------------------------|----------|-------------|------------|--------------|------|
| VCC            | Supply Voltage           |                                                                          | 54<br>74 | 4.5<br>4.75 | 5.0<br>5.0 | 5.5<br>5.25  | V    |
| T <sub>A</sub> | Operating Ambient Temper | ature Range                                                              | 54<br>74 | -55<br>0    | 25<br>25   | 125<br>70    | °C   |
| ЮН             | Output Current — High    | Q <sub>0</sub> , Q <sub>7</sub>                                          | 54, 74   |             |            | -0.4         | mA   |
| lOL            | Output Current — Low     | Q <sub>0</sub> , Q <sub>7</sub><br>Q <sub>0</sub> , Q <sub>7</sub>       | 54<br>74 |             |            | 4.0<br>8.0   | mA   |
| IOH            | Output Current — High    | I/O <sub>0</sub> -I/O <sub>7</sub><br>I/O <sub>0</sub> -I/O <sub>7</sub> | 54<br>74 |             |            | -1.0<br>-2.6 | mA   |
| lOL            | Output Current — Low     | I/O <sub>0</sub> -I/O <sub>7</sub><br>I/O <sub>0</sub> -I/O <sub>7</sub> | 54<br>74 |             |            | 12<br>24     | mA   |

#### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

|                 |                                                            |                                                             |                   | Limits |       |      |      |                                                |                                        |
|-----------------|------------------------------------------------------------|-------------------------------------------------------------|-------------------|--------|-------|------|------|------------------------------------------------|----------------------------------------|
| Symbol          | Parameter                                                  |                                                             |                   | Min    | Тур   | Max  | Unit | Tes                                            | t Conditions                           |
| V <sub>IH</sub> | Input HIGH Voltage                                         |                                                             |                   | 2.0    |       |      | V    | Guaranteed Input<br>All Inputs                 | HIGH Voltage for                       |
| VIL             | Input LOW Voltage                                          |                                                             | 54                |        |       | 0.7  | V    | Guaranteed Input LOW Voltage for All Inputs    |                                        |
| * IL            | input 2017 Voltage                                         |                                                             | 74                |        |       | 0.8  | ľ    |                                                |                                        |
| VIK             | Input Clamp Diode Vo                                       | Itage                                                       |                   |        | -0.65 | -1.5 | V    | $V_{CC} = MIN$ , $I_{IN} = -18 \text{ mA}$     |                                        |
| Vон             | Output HIGH Voltage                                        |                                                             | 54                | 2.4    | 3.2   |      | V    | V <sub>CC</sub> = MIN, I <sub>OH</sub>         | - MAY                                  |
| VОН             | I/O <sub>0</sub> -I/O <sub>7</sub>                         |                                                             | 74                | 2.4    | 3.1   |      | V    | VCC = WIIIV, IOH                               | - IVIAX                                |
| Vон             | Output HIGH Voltage                                        |                                                             | 54                | 2.5    | 3.4   |      | V    | V <sub>CC</sub> = MIN, I <sub>OH</sub>         | - MAY                                  |
| VОН             | Q <sub>0</sub> , Q <sub>7</sub>                            |                                                             | 74                | 2.7    | 3.4   |      | V    | ACC = MILA' IOH                                | = IVIAX                                |
| M               | Output LOW Voltage                                         |                                                             | 54, 74            |        | 0.25  | 0.4  | ٧    | I <sub>OL</sub> = 12 mA                        | V <sub>CC</sub> = V <sub>CC</sub> MIN, |
| VOL             | I/O <sub>0</sub> -I/O <sub>7</sub>                         |                                                             | 74                |        | 0.35  | 0.5  | V    | I <sub>OL</sub> = 24 mA                        | VIN = VIL or VIH per Truth Table       |
| .,              | Output LOW Voltage                                         |                                                             | 54, 74            |        |       | 0.4  | V    | I <sub>OL</sub> = 4.0 mA                       | $V_{CC} = V_{CC} MIN,$                 |
| V <sub>OL</sub> | Q <sub>0</sub> -Q <sub>7</sub>                             |                                                             | 74                |        |       | 0.5  | V    | I <sub>OL</sub> = 8.0 mA                       | VIN = VIL or VIH per Truth Table       |
| lozh            | Output Off Current HIGH I/O <sub>0</sub> -I/O <sub>7</sub> |                                                             |                   |        |       | 40   | μΑ   | V <sub>CC</sub> = MAX, V <sub>Ol</sub>         | J⊤ = 2.7 V                             |
| lozL            | Output Off Current LO                                      | Output Off Current LOW<br>/O <sub>0</sub> -I/O <sub>7</sub> |                   |        |       | -400 | μΑ   | V <sub>CC</sub> = MAX, V <sub>Ol</sub>         | JT = 0.4 V                             |
|                 |                                                            | Othe                                                        | rs                |        |       | 20   | μΑ   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7 V |                                        |
|                 |                                                            | S <sub>0</sub> , S<br>I/O <sub>0</sub> -                    |                   |        |       | 40   | μΑ   |                                                |                                        |
| lН              | Input HIGH Current                                         | Othe                                                        | rs                |        |       | 0.1  | mA   | \\\ \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\           | 701/                                   |
|                 |                                                            | S <sub>0</sub> , S                                          | 31                |        |       | 0.2  | mA   | $V_{CC} = MAX, V_{IN}$                         | = 1.0 V                                |
|                 |                                                            | 1/00-                                                       | -I/O <sub>7</sub> |        |       | 0.1  | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 5.5 V |                                        |
| l               | Input LOW Current                                          | Othe                                                        | rs                |        |       | -0.4 | mA   | V 144 V 14 0 4 V                               |                                        |
| lir             |                                                            | S <sub>0</sub> , S                                          | 5 <sub>1</sub>    |        |       | -0.8 | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub>         | = U.4 V                                |
| los             | Short Circuit Current                                      | Q <sub>0</sub> , C                                          | Q <sub>7</sub>    | -20    |       | -100 | mA   | V <sub>CC</sub> = MAX                          |                                        |
|                 | (Note 1)                                                   |                                                             | -I/O <sub>7</sub> | -30    |       | -130 | mA   | V <sub>CC</sub> = MAX                          |                                        |
| lcc             | Power Supply Current                                       | t                                                           |                   |        |       | 53   | mA   | V <sub>CC</sub> = MAX                          |                                        |

Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.

### AC CHARACTERISTICS ( $T_A = 25$ °C, $V_{CC} = 5.0 \text{ V}$ )

|                                      | , , , , , , , , , , , , , , , , , , ,                          | Limits |          |          |      |                                           |  |
|--------------------------------------|----------------------------------------------------------------|--------|----------|----------|------|-------------------------------------------|--|
| Symbol                               | Parameter                                                      | Min    | Тур      | Max      | Unit | Test Conditions                           |  |
| fMAX                                 | Maximum Clock Frequency                                        | 25     | 35       |          | MHz  |                                           |  |
| <sup>t</sup> PHL<br><sup>t</sup> PLH | Propagation Delay, Clock to Q <sub>0</sub> or Q <sub>7</sub>   |        | 26<br>22 | 39<br>33 | ns   | C <sub>L</sub> = 15 pF                    |  |
| <sup>t</sup> PHL<br><sup>t</sup> PLH | Propagation Delay, Clock to I/O <sub>0</sub> -I/O <sub>7</sub> |        | 25<br>17 | 39<br>25 | ns   | C <sub>L</sub> = 45 pF,                   |  |
| <sup>t</sup> PZH<br><sup>t</sup> PZL | Output Enable Time                                             |        | 14<br>20 | 21<br>30 | ns   | $C_L = 45 \text{ pF},$ $R_L = 667 \Omega$ |  |
| <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Output Disable Time                                            |        | 10<br>10 | 15<br>15 | ns   | C <sub>L</sub> = 5.0 pF                   |  |

#### AC SETUP REQUIREMENTS ( $T_A = 25$ °C, $V_{CC} = 5.0 \text{ V}$ )

|                  |                        |     | Limits |     |      |                         |
|------------------|------------------------|-----|--------|-----|------|-------------------------|
| Symbol           | Parameter              | Min | Тур    | Max | Unit | Test Conditions         |
| tW               | Clock Pulse Width HIGH | 25  |        |     | ns   |                         |
| tw               | Clock Pulse Width LOW  | 15  |        |     | ns   |                         |
| tw               | Clear Pulse Width LOW  | 20  |        |     | ns   |                         |
| t <sub>S</sub>   | Data Setup Time        | 20  |        |     | ns   | V-2 F0V                 |
| t <sub>S</sub>   | Select Setup Time      | 35  |        |     | ns   | V <sub>CC</sub> = 5.0 V |
| th               | Data Hold Time         | 0   |        |     | ns   |                         |
| th               | Select Hold Time       | 10  |        |     | ns   |                         |
| t <sub>rec</sub> | Recovery Time          | 20  |        |     | ns   |                         |

#### **3-STATE WAVEFORMS**



Figure 1



Figure 2



Figure 3



Figure 4

#### **AC LOAD CIRCUIT**



 $^{\star}$  Includes Jig and Probe Capacitance.

#### **SWITCH POSITIONS**

| SYMBOL           | SW1    | SW2    |
|------------------|--------|--------|
| <sup>t</sup> PZH | Open   | Closed |
| <sup>t</sup> PZL | Closed | Open   |
| tPLZ             | Closed | Closed |
| <sup>t</sup> PHZ | Closed | Closed |

Figure 5